# An Output-Capacitorless Low-Dropout Regulator With Direct Voltage-Spike Detection

Pui Ying Or and Ka Nang Leung, Senior Member, IEEE

Abstract—An output-capacitorless low-dropout regulator (LDO) with a direct voltage-spike detection circuit is presented in this paper. The proposed voltage-spike detection is based on capacitive coupling. The detection circuit makes use of the rapid transient voltage at the LDO output to increase the bias current momentarily. Hence, the transient response of the LDO is significantly enhanced due to the improvement of the slew rate at the gate of the power transistor.

The proposed voltage-spike detection circuit is applied to an output-capacitorless LDO implemented in a standard 0.35- $\mu$ m CMOS technology (where  $V_{\rm THN} \approx 0.5$  V and  $V_{\rm THP} \approx -0.65$  V). Experimental results show that the LDO consumes 19  $\mu$ A only. It regulates the output at 0.8 V from a 1-V supply, with dropout voltage of 200 mV at the maximum output current of 66.7 mA. The voltage spike and the recovery time of the LDO with the proposed voltage-spike detection circuit are reduced to about 70 mV and 3  $\mu$ s, respectively, whereas they are more than 420 mV and 30  $\mu$ s for the LDO without the proposed detection circuit.

*Index Terms*—Capacitive coupling, low-dropout regulator, voltage spike.

#### I. INTRODUCTION

RANSIENT response is a critical dynamic specification in low-dropout regulator (LDO) design. Both the amplitude of the voltage spike and the recovery time of the regulated output voltage  $(V_{\rm O})$  affect its overall accuracy, which indirectly impacts the performance of the circuits supplied by the LDO. In fact, the transient response of a LDO is related to different design parameters such as the closed-loop stability, the loop bandwidth  $(BW_{\rm L})$  and the slew rate at the gate of the power transistor  $(SR_G)$  [1]–[5]. The closed-loop stability and  $BW_L$  are small-signal parameters related to the positions of the poles and the zeros in the feedback system, while  $SR_G$  is a large-signal parameter that depends heavily on the magnitude of the bias current [6]. Undoubtedly, typical measures to optimize the transient response of a LDO are to increase the output capacitance, use a low equivalent-series-resistance (ESR) capacitor, and increase the bias current of the error amplifier/voltage buffer [1]. However, in the SoC design, it is expected to place an on-chip output-capacitorless LDO adjacent to individual circuit blocks,

The authors are currently with the Department of Electronic Engineering, The Chinese University of Hong Kong, Shatin, Hong Kong (e-mail: pyor@ee.cuhk.edu.hk; knleung@ee.cuhk.edu.hk).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2009.2034805



Fig. 1. An output-capacitorless LDO reported in [8]-[10].

so that the power supply of each circuit block can be optimized independently (i.e. accuracy, magnitude, power-supply rejection and noise) to improve the overall performance of the system [7]. The regulated power supplies are generated inside the SoC chip. Under this circumstance, in the SoC design, the generic approach using external capacitors is no longer useful to effectively reduce the voltage spike due to the non-zero bondwire inductance and the long power-line routings (i.e. RC delay). Therefore, more power is needed to increase both  $BW_L$  and  $SR_G$  of the LDO to suppress the voltage spike and reduce the recovery time.

Fig. 1 shows one reported LDO structure used in [8]-[10] to enable output capacitorless LDO. The LDO structure is basically based on the flipped voltage follower [11], which is a modified structure of the super source follower [6].  $V_{\rm IN}$  is the unregulated input voltage of the LDO. M<sub>P</sub> is the power transistor, while  $M_{C1}$  and  $M_{C2}$  form a folded error amplifier in the common-gate configuration [10]. The source of  $M_{C1}$  detects the LDO output for comparing with a control voltage  $(V_{\text{SET}})$  defined at the gate of  $M_{C1}$ . An error signal is then generated at the gate of the power transistor to achieve closed-loop voltage regulation by the negative feedback. The output impedance of the LDO is reduced drastically by the loop gain of the shunt feedback [6]. Since there is no large output capacitor in an output-capacitorless LDO, the shunt feedback can push the pole created at the LDO output away from  $BW_{\rm L}$  (it is noted that the parasitic capacitance from the power line does not affect the closed-loop stability, as its value is, in general, in the order of pF or nF at most) [10]. Generally,  $BW_L$  is wide, as the dominant pole is a function of the gate capacitance of the power transistor  $(C_{par})$ , which is much smaller than the value of the output capacitance typically in the order of  $\mu F$  [8]–[10]. Thus, the transient response of the LDO shown in Fig. 1 is dominated by the  $SR_G$ limit.

There are several reported approaches to solve the problem. Hazucha *et al.* proposed to use heavy bias current of 6 mA,

Manuscript received May 02, 2009; revised August 17, 2009. Current version published February 05, 2010. This paper was approved by Associate Editor Andreas Kaiser. The work described in this paper was fully supported by a grant from the Research Grant Council of Hong Kong SAR Government under project no. CUHK414209.



Fig. 2. Relationship between the output current and the quiescent current of the LDO (a) constant biasing [8] (b) dynamic biasing [9] (c) current-efficient current buffer [1], [12].

where the bias current is independent of the output current as shown in Fig. 2(a), and connect a 600-pF on-chip output capacitor to their LDO, implemented in CMOS 90-nm technology, to deliver a maximum output current of 100 mA [8]. However, this approach is not always applicable to the power-saving, chiparea-limited SoC designs implemented in inexpensive technologies. In [9], Man et al. reported to use dynamic biasing, so more bias current is used only at the transient instant when the output current is changed, as shown in Fig. 2(b). The error amplifier has a push-pull output stage to inject and withdraw more current for charging and discharging  $C_{par}$  during the transient instant. The push-pull output stage is activated by a differential-input common-gate amplifier. This approach enables higher bias current to solve the  $SR_G$ -limit problem. However, the differential common-gate amplifier has limited input common-mode range and, most importantly, limited bandwidth. The fast changing voltage spike cannot be detected effectively by the differential common-gate amplifier. As a result, more power applied to the amplifier is needed in order to achieve significant improvement of the transient response. In addition, this approach is not applicable when  $V_{\Omega}$  is a small value. This situation happens when providing an adaptive supply for a power-saving SoC design. Another approach is to increase the bias current according to the magnitude of the output current [1], [12], as shown in Fig. 2(c). This method is not as good as the adaptive-biasing technique reported in [9], as the bias current remains high in the steady state when the output current does not reach the minimum.

According to the brief review, it is obvious that the extra bias current is only needed during the transient instant to solve the  $SR_G$ -limit problem. It is not necessary to keep the bias current high in the steady state. The adaptive biasing technique reported in [9] enables this important advantage, but it suffers from the slow response and the limited input range of the differential common-gate input stage. To solve this problem, a simple and effective voltage-spike detection circuit applied to the LDO structure shown in Fig. 1 is proposed in this paper. The proposed voltage-spike detection is based on capacitive coupling. The detection circuit makes use of the rapid transient voltage at the LDO output to increase the bias current momentarily. Hence, the transient response of the LDO can be significantly enhanced due to the improvement of  $SR_G$ . Moreover, the small-signal response is also improved by the capacitive-coupling feature.

In this paper, Section II presents the small-signal and largesignal responses of the output-capacitorless LDO. Section III introduces the proposed voltage-spike detection circuit and its design details. Experimental results are presented in Section IV. Finally, the conclusion of this paper is given.

## II. SMALL-SIGNAL AND LARGE-SIGNAL RESPONSES OF THE OUTPUT-CAPACITORLESS LDO

Referring to the output-capacitorless LDO shown in Fig. 1, when the output current of the LDO  $(I_{\rm O})$  suddenly increases (or decreases), the LDO cannot respond to the change for decreasing (or increasing) the gate voltage of  $M_{\rm P}$  to increase (or decrease) its drain current instantaneously due to the finite  $BW_{\rm L}$ of the LDO [1]–[5]. When the LDO is able to respond, the decrease (or increase) of the gate voltage of MP is then constrained by the limited  $SR_G$ . Since an output-capacitorless LDO does not have a large off-chip output capacitor to provide charges to the load circuit (or accept the excess current from  $M_{\rm P}$ ) at the transient instant,  $V_{\rm O}$  drops (or increases) dramatically and a large voltage spike is generated.

In fact, the closed-loop small-signal response of the outputcapacitorless LDO is mainly determined by  $M_{C1}$ , since  $\Delta V_O$ changes its  $V_{SG}$  to generate a small-signal current for voltage regulation. As a result, the transconductance of  $M_{C1}$  should be large in order to improve the small-signal response. This implies that more power is needed to apply to the LDO to achieve faster small-signal response.

The output-capacitorless LDO undergoes large-signal response when there is rapid and large change of  $I_{\rm O}$ . Fig. 3(a) and (b) shows the large-signal responses of the LDO when  $I_{\rm O}$  suddenly increases and decreases, respectively. When  $I_{\rm O}$  rapidly increases, the LDO cannot change  $V_{\rm SG}$  of  $M_{\rm P}$  instantaneously to provide current due to the large  $C_{\rm par}$ , and this situation causes  $V_{\rm O}$  to drop. The drop of  $V_{\rm O}$  reduces  $V_{\rm SG}$  of  $M_{\rm C1}$ , and it causes  $M_{\rm C1}$  to cut off momentarily. Thus,  $I_{\rm BIAS2} - I_{\rm BIAS1}$  is the discharging current of  $C_{\rm par}$ .

Similarly, when  $I_{\rm O}$  suddenly decreases, the LDO cannot reduce  $V_{\rm SG}$  of  $M_{\rm P}$  immediately and it makes  $V_{\rm O}$  rise. The increase of  $V_{\rm O}$  causes the drain voltage of  $M_{\rm C1}$  to increase due to the property of the common-gate amplifier. Since the source terminal of  $M_{\rm C2}$  has low resistance ( $\sim 1/g_m$ ), the increase of the drain voltage of  $M_{\rm C1}$  is nearly the same as the increase of  $V_{\rm O}$ . This causes  $M_{\rm C2}$  to cut off momentarily. Therefore, the charging current of  $C_{\rm par}$  is  $I_{\rm BIAS1}$ .



Fig. 3. Large-signal response of the output-capacitorless LDO (a) undershoot (b) overshoot.



Fig. 4. Current mirror with high-pass RC-network to momentarily increase the bias current.

From the above analysis, both  $I_{\rm BIAS1}$  and  $I_{\rm BIAS2}$  determine  $SR_G$ . Higher bias current does enhance the transient response of the LDO, but this approach consumes unnecessary power since there is no charge/discharge mechanism of  $C_{\rm par}$  in the steady state. Moreover, the discharging current of  $C_{\rm par}$  is  $I_{\rm BIAS2} - I_{\rm BIAS1}$ . Therefore, the discharging capability of  $C_{\rm par}$  cannot be fully utilized by solely increasing  $I_{\rm BIAS2}$ . Finally, the transistor size of M<sub>P</sub> is very critical, since it determines the value of  $C_{\rm par}$  or, in another point of view, the required amount of the bias current to solve the  $SR_G$ -limit problem. In 1-V or even sub-1V operation without low threshold-voltage devices, a larger transistor size is needed to compensate the low  $V_{\rm IN}$  (the maximum allowable  $V_{\rm SG}$  of M<sub>P</sub>) for delivering a large  $I_{\rm O}$ . Low and steady quiescent current is not possible to achieve fast transient response of the sub-1-V LDO since  $C_{\rm par}$  is extremely large.

# III. LDO WITH THE PROPOSED VOLTAGE-SPIKE DETECTION CIRCUIT

The proposed voltage-spike detection circuit will be introduced in this section. The design and operation of the LDO with the proposed circuit will be discussed in detail.

## *A. Structure and Principle of Operation of the Proposed Voltage-Spike Detection Circuit*

Fig. 4 illustrates the concept of the proposed direct voltagespike detection circuit. The main idea of the circuit is to momentarily increase the bias current of the control circuit of the LDO when voltage spikes appear at the LDO output in order to overcome the problem of the  $SR_G$  limit due to the large  $C_{par}$  of M<sub>P</sub>. The circuit, in fact, is a simple current mirror formed by M<sub>1</sub> and  $M_2$ , where  $I_1$  and  $I_2$  are the input current and the output current of the current mirror, respectively. The major modification to this current mirror is the addition of two passive components,  $R_1$  and  $C_1$  [13]. The voltage source  $V_{PULSE}$  is used to demonstrate the voltage spike for investigating the effect to the change of  $I_2$ .

In the steady state,  $V_{PULSE}$  remains constant, and so  $V_{GS2}$ is defined by  $V_{GS1}$  to give  $I_2 = I_1$ . However, as shown by the timing diagrams in Fig. 3, when the amplitude of  $V_{PULSE}$ changes from low to high  $(\Delta V)$  instantaneously, the rapid voltage change of  $V_{PULSE}$  is coupled to the gate of  $M_2$  directly due to the high-pass property of  $C_1$ . In addition,  $R_1$  is chosen to be large for better isolation between  $M_1$  and  $M_2$ during the change of  $V_{PULSE}$ . As a result, when  $C_1$  is chosen to be larger than  $C_{gs1} + C_{gs2}$ , the gate voltage of  $M_2$  is dominated by the coupled signal from  $C_1$  in this instant, instead of the DC voltage provided by  $R_1$ . Thus,  $V_{GS2}$  is increased momentarily to increase  $I_2$ . The extra current ( $\Delta I_2$ ) can be found from

$$I_{2} + \Delta I_{2} = \frac{\mu_{n} C_{\text{OX}}}{2} \cdot \left(\frac{W}{L}\right)_{\text{M2}} \cdot \left(V_{\text{GS2}} + \Delta V - V_{\text{TH}}\right)^{2}$$
$$= \frac{\mu_{n} C_{\text{OX}}}{2} \cdot \left(\frac{W}{L}\right)_{\text{M2}} \cdot \left[\left(V_{\text{GS2}} - V_{\text{TH}}\right)^{2} + \Delta V^{2} + 2\Delta V \left(V_{\text{GS2}} - V_{\text{TH}}\right)\right] \quad (1)$$

From (1), the magnitude of  $\Delta I_2$  is extracted and is given by

$$\Delta I_2 \approx \mu_n C_{\rm OX} \cdot \left(\frac{W}{L}\right)_{\rm M2} \cdot \left(V_{\rm GS2} + \frac{\Delta V}{2} - V_{\rm TH}\right) \Delta V \tag{2}$$

From (2), it is found that a larger W/L aspect ratio of the current mirror helps to increase  $\Delta I_2$  for injecting more transient current.



Fig. 5. Full circuit diagram of the LDO with the proposed voltage-spike detection circuit (a) LDO core (b) bias-current generator (c) control-voltage generator.

When  $V_{PULSE}$  stays at a constant voltage level (i.e. the steady state),  $C_1$  is open-circuited and  $R_1$  dominates. Thus,  $V_{GS2}$  is defined by  $V_{GS1}$  in the steady state to make  $I_2 = I_1$  once again. Similarly, when  $V_{PULSE}$  changes from high to low, the rapid  $\Delta V$  is coupled through  $C_1$  to the gate of  $M_2$  and the coupled voltage signal decreases  $V_{GS2}$  to generate a smaller  $I_2$ . From the above analysis, the proposed direct voltage-spike detection circuit can provide auto shutdown of the bias-current boosting.

Finally, the coupling effect is independent of the DC value (but is limited by the breakdown voltage of the transistors) of  $V_{PULSE}$  (Curves 1 and 2 in Fig. 4) due to the high-pass characteristic of the capacitor. Therefore, the proposed detection method is suitable for detecting any output voltage level of the LDO.

## B. LDO With the Proposed Voltage-Spike Detection Circuit

The LDO presented in this paper is formed by the proposed voltage-spike detection circuit, a bias-current generator and a control-voltage generator [10]. Their circuit implementations are shown in Fig. 5. Fig. 5(a) shows the modified LDO structure based on the LDO shown in Fig. 1.  $M_{\rm UP1}$ ,  $M_{\rm UP2}$  and  $M_{\rm UP3}$  provide  $I_{\rm BIAS1}$  to the LDO shown in Fig. 1, while  $M_{\rm DN1}$ ,  $M_{\rm DN2}$  and  $M_{\rm DN3}$  give  $I_{\rm BIAS2}$ . The coupling capacitors,  $C_{\rm UP}$  and  $C_{\rm DN}$ , as well as two resistors,  $R_{\rm UP}$  and  $R_{\rm DN}$ , are included to the LDO to form the proposed voltage-spike detection circuit illustrated in Fig. 4. One of the two terminals of both  $C_{\rm UP}$  and  $C_{\rm DN}$  are connected to  $V_{\rm O}$  to achieve direct detection of the voltage spikes



Fig. 6. Frequency range of operation of the LDO and the proposed voltagespike detection circuit.

created at the transient instant. Moreover, the voltage source  $V_{\text{SET}}$  is generated by the control-voltage generation circuit in Fig. 5(c).

The bias-current generator shown in Fig. 5(b) provides two bias voltages,  $V_{\rm BIAS, UP}$  and  $V_{\rm BIAS, DN}$ . To make the bias-current generator independent of the supply voltage, the regulated output voltage of the LDO is used for the bias-current generation. As shown in Fig. 5(b),  $I_{\rm BIAS}$  is formed by  $R_B$ ,  $M_B$  and  $V_O$ , so that  $I_{\rm BIAS} = (V_O - V_{\rm SG,B})/R_B$  where  $V_{\rm SG,B}$  is the source-to-gate voltage of  $M_B$ . Since  $V_O$  is regulated,  $I_{\rm BIAS}$  is supply-independent as  $V_{\rm SG,B}$  is a constant when  $I_{\rm BIAS}$  is once defined. A decoupling capacitor ( $C_B$ ) is used to stabilize  $I_{\rm BIAS}$ . The accuracy of  $C_B$  is not important and it is 2 pF only in this design, since the value of  $I_{\rm BIAS}$  is small and is about 1  $\mu$ A in the LDO design.



Fig. 7. Principle of operation of the proposed voltage-spike detection circuit. (a) Undershoot. (b) Overshoot.

The control-voltage generator shown in Fig. 5(c) is basically an amplifier with negative feedback. It occupies nearly the same chip area as the error amplifier inside a generic LDO. A temperature- and supply-independent reference voltage ( $V_{\text{REF}}$ ) is provided by a voltage-reference circuit. The source-to-gate voltage of  $M_{C1}$  ( $V_{\text{SG},C1}$ ) is connected at the output of the LDO, so that  $V_{O} = V_{\text{SET}} + V_{\text{SG},C1}$ . Since  $V_{\text{SET}} = V_{\text{REF}} - V_{\text{SG},C3}$  where  $V_{\text{SG},C3}$  is the source-to-gate voltage of  $M_{C3}$ ,  $V_{\text{SG},C1} = V_{\text{SG},C3}$ is needed to achieve  $V_{O} = V_{\text{REF}}$ . As a result, the transistor sizes of  $M_{C1}$  and  $M_{C3}$  are the same and the current flowing through  $M_{C1}$  and  $M_{C3}$  are designed to be  $I_{\text{BIAS}}$ .

## *C. Principle of Operation of the LDO With the Proposed Voltage-Spike Detection Circuit*

This section includes the small-signal and large-signal analysis, as well as the design details of the LDO with the proposed voltage-spike detection circuit.

1) Small-Signal Response: For the output-capacitorless LDO with the proposed voltage-spike detection circuit shown in Fig. 5, the insertion of  $C_{\rm UP}$  and  $C_{\rm DN}$  (high-pass components) provides two quick paths and skip  $M_{\rm C1}$  (a low-pass and bandwidth-limited component) to detect  $\Delta V_{\rm O}$ . The drop (or

increase) of  $V_{\rm O}$  is detected by  $C_{\rm UP}$  to decrease (or increase) the gate voltage of  $M_{\rm UP1}$  and subsequently decrease (or increase) the gate voltage of  $M_{\rm P}$  through the signal path formed by  $M_{\rm UP2}$  and  $M_{\rm UP3}$ . Similarly,  $C_{\rm DN}$  also senses the drop (or increase) of  $V_{\rm O}$  to decrease (or increase) the gate voltage of  $M_{\rm DN1}$  and finally decreases (or increase) the gate voltage of  $M_{\rm P}$  via the signal path formed by  $M_{\rm DN2}$ ,  $M_{\rm DN3}$  and  $M_{\rm C2}$ .

The selection of the values of  $C_{\rm UP}$  and  $C_{\rm DN}$ , as well as  $R_{\rm UP}$ and  $R_{\rm DN}$  can be done by investigating their corner frequencies and  $BW_{\rm L}$  of the LDO. Fig. 6 shows a simple figure to illustrate the relationship. Since  $BW_{\rm L}$  of the LDO is low-pass and limited while  $C_{\rm UP}$  &  $R_{\rm UP}$  and  $C_{\rm DN}$  &  $R_{\rm DN}$  are high-pass with the corner frequencies equal to  $1/C_{\rm UP}R_{\rm UP}$  and  $1/C_{\rm DN}R_{\rm DN}$ , it is designed to make the corner frequencies lower than  $BW_{\rm L}$ . This approach does virtually extend the loop-bandwidth of the LDO, and it makes sure that either the LDO itself or the proposed voltage-spike detection circuit responds to the small-signal changes of  $V_{\rm O}$ . The typical  $BW_{\rm L}$  of a LDO with 100-mA output capability is about 200 kHz to 1 MHz [1]–[5]. Assuming the corner frequency is set to be 100 kHz, the required  $C_{\rm UP}$  $(C_{\rm DN})$  and  $R_{\rm UP}$   $(R_{\rm DN})$  are 3 pF and 530 k $\Omega$ , respectively. The accuracy and the matching of the values are not important,



Fig. 8. Drain-current change of  $\rm M_{\rm UP3}$  and  $\rm M_{\rm DN3}$  during the load transient response.

and so  $C_{\rm UP}$  and  $C_{\rm DN}$  are implemented by poly-poly capacitor and they can be implemented by MOS capacitors to reduce chip area in triple-well technologies.  $R_{\rm UP}$  and  $R_{\rm DN}$  can be implemented by MOSFET or NWELL-resistor to reduce the chip area.

2) Large-Signal Response: The large-signal response is illustrated in Fig. 7, and the corresponding transient responses of the drain current of  $M_{UP3}$  and  $M_{DN3}$  are shown in Fig. 8. In Fig. 7(a), when  $I_O$  increases suddenly,  $V_O$  drops rapidly. The change is then sensed by  $C_{UP}$  and  $C_{DN}$ , and is coupled to the gates of  $M_{UP1}$  and  $M_{DN1}$ . Due to coupling effect of  $C_{UP}$ ,  $V_{GS}$  of  $M_{UP1}$  decreases, and thus the current of  $M_{UP3}$  is reduced. At the same time,  $C_{DN}$  passes the change to the gate of  $M_{DN1}$ . It leads to a drastically and momentarily increase of  $V_{SG}$  of  $M_{DN1}$  to make  $I_{DN}$  increase. Therefore, a push-pull output stage is formed by  $M_{UP3}$  and  $M_{DN3}$  to discharge  $C_{Par}$ . When  $V_O$  is regulated back to the nominal value, the bias condition of the circuit returns to the normal. This shows the auto-shutdown feature of the proposed bias-current boosting.

Similarly, as shown in Fig. 7(b), when  $I_{\rm O}$  suddenly decreases,  $V_{\rm O}$  increases. This change is coupled through  $C_{\rm UP}$  and  $C_{\rm DN}$  again to increase  $V_{\rm GS}$  of  $M_{\rm UP1}$  and reduce  $V_{\rm SG}$  of  $M_{\rm DN1}$  simultaneously. Therefore, a push-pull output stage is formed momentarily, since  $M_{\rm UP3}$  provides more drain current while  $M_{\rm DN3}$  gives less drain current.  $C_{\rm par}$  is charged up to reduce the current provided by  $M_{\rm P}$  to the load. The operation is automatically shut down again when  $V_{\rm O}$  returns to the steady state.

Finally, as mentioned previously,  $C_B$  in Fig. 5(c) is used to maintain the bias current during large-signal response. In Fig. 9, a simulation shows the change of  $V_{\rm O}$  not affecting  $I_{\rm BIAS}$  much.



Fig. 9. Simulated change of  $I_{\rm BIAS}$  under the change of  $V_{\rm O}$ .



Fig. 10. Micrograph of the LDO with the proposed voltage-spike detection circuit.

### **IV. EXPERIMENTAL RESULTS**

The proposed voltage-spike detection circuit has been applied to a LDO design in Fig. 5 fabricated by austriamicrosystems (AMS) 0.35- $\mu$ m CMOS process. The applications of the proposed LDO are for the analogue and RF parts in a SoC system. In order to make a fair comparison on the transient performance, a LDO without the proposed voltage-spike detection circuit is also implemented. The only difference is that both  $C_{\rm UP}$  and  $C_{\rm DN}$  are removed to disable the detection circuit, while the circuit structure, all transistor sizes and the bias current of both LDO designs remain the same. Fig. 10 shows the micrograph of the LDO with the proposed detection circuit. Table I summarizes the key information. The threshold voltages of the nMOSFET and pMOSFET are about 0.5 V and -0.65 V, respectively. Since the threshold voltage of the pMOSFET is -0.65 V, the overdrive voltage is not high when the supply voltage is low (e.g., 1 V). Therefore, the required transistor size of M<sub>P</sub> is 30000  $\mu$ m/0.35  $\mu$ m to provide high I<sub>O</sub>. The chip area is 597  $\mu$ m  $\times$  260  $\mu$ m, excluding the test pads. The chip area occupied by the control-voltage generator is less than 2% of the overall chip area. The transient responses of both LDOs



Fig. 11. Measurement setup to investigate the load-transient response.

TABLE I SUMMARY OF THE DESIGN PARAMETERS

| Technology            | AMS CMOS 0.35-µm 2P4M                                 |  |  |
|-----------------------|-------------------------------------------------------|--|--|
| V <sub>THN</sub>      | $\sim 0.5 \text{ V}$                                  |  |  |
| V <sub>THP</sub>      | ~ -0.65 V                                             |  |  |
| Power-transistor size | 30000 μm / 0.35 μm                                    |  |  |
| Chip area             | 597 $\mu$ m × 260 $\mu$ m (excluding the test pads)   |  |  |
| Output capacitor      | Not required                                          |  |  |
|                       | Stable even connected with a 100-pF or 1-nF capacitor |  |  |

are measured. Both LDOs do not need an off-chip capacitor to achieve stability. It is also found that the LDOs are stable when the output parasitic capacitance due to the power line, which is located at the output of the LDO, is non-zero (two cases are tested: 100 pF and 1 nF).

Fig. 11 shows the experimental setup to measure the loadtransient response of both LDOs. The minimum output current  $(I_{O(min)})$  is defined by  $R_{L1}$  connected between the LDO output and the ground, and so  $I_{\rm O(min)} = V_{\rm O}/R_{\rm L1}$ . To define the maximum output current  $(I_{O(max)})$ ,  $R_{L2}$  and an integrated nMOSFET (M<sub>N</sub>) are used. The purpose to integrate M<sub>N</sub> on the chip for the measurement is to minimize the associated parasitic capacitance and resistance for obtaining more accurate transient results in the range of micro- or nano-second. The gate of M<sub>N</sub> is driven by a signal generator with a periodic square wave, so that M<sub>N</sub> is turned on and off alternatively. By applying a large gate voltage to  $M_N$  (3.3 V is used in the measurement), the on-resistance of  $M_N$  is 55 m $\Omega$ , which is much smaller than  $R_{L2}$  (12.12  $\Omega$ ), and thus the effect from M<sub>N</sub> can be ignored. Thus, the value of the current flowing through  $R_{L2}$ is  $I_{O(max)} - I_{O(min)} = V_O/R_{L2}$ . From Fig. 11,  $V_O$  is directly extracted and monitored by the scope, while  $I_{\rm O}$  is obtained indirectly from the node voltage  $V_X$ . Since  $V_X = V_O - I_O R_{L2}$ ,  $V_X \propto -I_{\rm O}$ . Therefore, the extracted  $V_X$  is scaled and inverted by the scope to illustrate the transient change of  $I_{\rm O}$ .

Different combinations of the input voltage, the output voltage and the output current are tested. The measurement results are shown in Figs. 12, 13, and 14. The test cases are:

- 1)  $V_{\rm IN} = 1.4$  V,  $V_{\rm O} = 1.2$  V and  $I_{\rm O(max)} = 100$  mA (Fig. 12);
- 2)  $V_{\rm IN} = 1 \text{ V}, V_{\rm O} = 0.8 \text{ V} \text{ and } I_{\rm O(max)} = 66.7 \text{ mA} \text{ (Fig. 13)};$ 3)  $V_{\rm IN} = 0.95 \text{ V}, V_{\rm O} = 0.7 \text{ V} \text{ and } I_{\rm O(max)} = 58.3 \text{ mA}$ (Fig. 14).

The quiescent current and the current efficiency of each case is shown in Table II. The reason for the difference of  $I_{O(max)}$ 



Fig. 12. Comparison of two LDOs with and without the proposed voltage-spike detection circuit, where  $V_{\rm IN} = 1.4 \text{ V}$ ,  $V_{\rm O} = 1.2 \text{ V}$ ,  $dI_{\rm O}/dt = 99 \text{ mA}/1 \mu \text{s}$ .



Fig. 13. Comparison of two LDOs with and without the proposed voltage-spike detection circuit, where  $V_{\rm IN} = 1 \text{ V}$ ,  $V_{\rm O} = 0.8 \text{ V}$ ,  $dI_{\rm O}/dt = 66 \text{ mA}/1 \mu \text{s}$ .

at different  $V_{\rm IN}$  and  $V_{\rm O}$  is that the values of  $R_{\rm L1}$  and  $R_{\rm L2}$  are fixed in the measurement (as shown in Fig. 11). In fact, when the size of  $M_P$  is fixed,  $I_{O(max)}$  is limited by  $V_{IN}$  (due to the maximum allowable  $V_{SG}$  of  $M_P$ ) and it is also constrained by the dropout voltage  $(V_{\rm IN} - V_{\rm O})$ . Therefore, at  $V_{\rm IN} = 0.95$  V, the value of  $I_{O(max)}$  is the lowest and the required dropout voltage is 0.25 V. Moreover, Fig. 5(c) shows that the quiescent current of the LDOs is a function of  $V_{\rm O}$ . Therefore, the quiescent current at  $V_{\rm O} = 0.7$  V is the lowest among the three test cases. There is only 14  $\mu$ A to drive the large  $C_{par}$  of M<sub>P</sub> with size of  $30000 \,\mu\text{m}/0.35 \,\mu\text{m}$ . This implies the  $SR_G$  limit becomes more serious when  $V_{\Omega}$  is lower. The above results demonstrate the impact of the lower quiescent current to the transient response



Fig. 14. Comparison of two LDOs with and without the proposed voltagespike detection circuit, where  $V_{\rm IN} = 0.95$  V,  $V_{\rm O} = 0.7$  V,  $dI_{\rm O}/dt = 57.7$  mA/1  $\mu$ s.

TABLE II SUMMARY OF THE MEASUREMENT CONDITIONS OF THE LDO WITH THE PROPOSED VOLTAGE-SPIKE DETECTION CIRCUIT

| Input voltage<br>V <sub>IN</sub> | Output<br>voltage<br>V <sub>O</sub> | Max. output<br>current<br>I <sub>O(max)</sub> | Quiescent<br>current<br>I <sub>Q</sub> | Current<br>efficiency<br>$I_O/(I_O + I_Q)$ |
|----------------------------------|-------------------------------------|-----------------------------------------------|----------------------------------------|--------------------------------------------|
| 1.4 V                            | 1.2 V                               | 100 mA                                        | 43 µA                                  | 99.957%                                    |
| 1 V                              | 0.8 V                               | 66.7 mA                                       | 19 µA                                  | 99.972%                                    |
| 0.95 V                           | 0.7 V                               | 58.3 mA                                       | 14 µA                                  | 99.976%                                    |

of the LDOs with and without the proposed voltage-spike detection circuit.

In Figs. 12, 13 and 14, the measurement results of the LDO with and without the proposed direct voltage-spike detection circuit at different  $V_{\rm IN}$ ,  $V_{\rm O}$  and  $I_{\rm O(max)}$  are shown. There are three waveforms in each figure:

- V<sub>O</sub> of the LDO with the proposed voltage-spike detection circuit (top);
- V<sub>O</sub> of the LDO without the proposed voltage-spike detection circuit (middle);
- 3)  $I_{\rm O}$  of both LDOs (bottom).

In all cases,  $I_{\rm O}$  switches between the maximum and the minimum in 1  $\mu$ s.

In Fig. 12, the measurement condition is  $V_{\rm IN} = 1.4$  V,  $V_{\rm O} = 1.2$  V and  $I_{\rm O(max)} = 100$  mA. The quiescent current is 43  $\mu$ A. The undershoot, the overshoot and the recovery time of the LDO without the proposed detection circuit are about 420 mV, 200 mV and 10  $\mu$ s, respectively, while those of the LDO with the proposed circuit are about 70 mV, 70 mV and 3  $\mu$ s only, respectively.

Similarly, in Fig. 13 ( $V_{\rm IN} = 1$  V,  $V_{\rm O} = 0.8$  V and  $I_{\rm O(max)} = 66.7$  mA) and Fig. 14 ( $V_{\rm IN} = 0.95$  V,  $V_{\rm O} = 0.7$  V and  $I_{\rm O(max)} = 58.3$  mA), the quiescent current in both cases is reduced to 19  $\mu$ A and 14  $\mu$ A, respectively. The  $SR_G$ -limit problem of the LDO without the proposed detection circuit becomes more obvious. The undershoot of  $V_{\rm O}$  is about 420 mV, and the recovery time is more than 30  $\mu$ s (Fig. 13) and about 100  $\mu$ s (Fig. 14). However, the LDO with the proposed detection circuit at different conditions has no significant difference in the transient response.

#### V. CONCLUSION

This paper presented a direct voltage-spike detection circuit to improve the transient response of the output-capacitorless LDO. The proposed detection circuit consists of two high-pass coupling capacitors, which are able to detect the fast-changing voltage spikes at the LDO output and adjust the bias current of the control circuit momentarily to improve both the small-signal and large-signal responses. The proposed circuit does not increase the quiescent current in the steady state, and it solves the narrow loop bandwidth and the slew-rate limit problems of the conventional LDO by applying a simple and effective modification to the LDO circuit. Moreover, the accuracy of the values of the added components is not important.

The measurement results have proven that the overshoot, the undershoot and the recovery time of the LDO have been improved significantly by the proposed voltage-spike detection circuit. Even though the threshold voltage of the power transistor is high, the input voltage of the LDO is lower than 1 V and the quiescent current is low.

#### REFERENCES

- G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," *IEEE J. Solid-State Circuits*, vol. 33, no. 1, pp. 36–44, Jan. 1998.
- [2] K. N. Leung and P. K. T. Mok, "A capacitor-free CMOS lowdropout regulator with damping-factor-control frequency compensation," *IEEE J. Solid-State Circuits*, vol. 38, no. 10, pp. 1691–1702, Oct. 2003.
- [3] S. K. Lau, P. K. T. Mok, and K. N. Leung, "A low-dropout regulator for SoC with Q-reduction," *IEEE J. Solid-State Circuits*, vol. 42, no. 3, pp. 658–664, Mar. 2007.
- [4] C. K. Chava and J. Silva-Martinez, "A frequency compensation scheme for LDO voltage regulators," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 51, no. 1, pp. 1041–1050, Jun. 2004.
- [5] W.-J. Hung, S.-H. Lu, and S.-I. Liu, "CMOS low dropout linear regulator with single Miller capacitor," *Electron. Lett.*, vol. 42, no. 4, pp. 216–217, Feb. 2006.
- [6] P. Gray, P. J. Hurst, S. H. Lewis, and R. G. Meyer, Analysis and Design of Analog Integrated Circuits, 4th ed. : Wiley, 2001.
- [7] D. D. Buss, "Technology in the internet age," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2002, pp. 18–21.
- [8] P. Hazucha, T. Karnik, B. A. Bradley, C. Parsons, D. Finan, and S. Borkar, "Area-efficient linear regulator with ultra-fast load regulation," *IEEE J. Solid-State Circuits*, vol. 40, no. 4, pp. 933–940, Apr. 2005.
- [9] T. Y. Man, P. K. T. Mok, and M. Chan, "A high slew-rate push-pull output amplifier for low-quiescent current low-dropout regulators with transient-response improvement," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 54, no. 9, pp. 755–759, Sep. 2007.
- [10] T. Y. Man, K. N. Leung, C. Y. Leung, P. K. T. Mok, and M. Chan, "Development of single-transistor-control LDO based on flipped voltage follower for SoC," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 5, pp. 1392–1401, Jun. 2008.
- [11] R. G. Carvajal, J. Ramírez-Angulo, A. J. López-Martín, A. Torralba, J. A. G. Galán, A. Carlosena, and F. M. Chavero, "The flipped voltage follower: A useful cell for low-voltage low-power circuit design," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 7, pp. 1276–1291, Jul. 2005.
- [12] Y.-H. Lam and W.-H. Ki, "A 0.9 V 0.35 um adaptively biased CMOS LDO regulator with fast transient response," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2008, pp. 442–443, 626.
- [13] J. Ramírez-Angulo, R. G. Carvajal, J. A. Galán, and A. López-Martín, "A free but efficient low-voltage class-AB two-stage operational amplifier," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 53, no. 7, pp. 568–571, Jul. 2006.



**Pui Ying Or** received the B.Eng. degree in electronic engineering from The Chinese University of Hong Kong in 2008. She is currently working towards the M.Phil. degree at The Chinese University of Hong Kong. Her current research interest is power-management IC design.



**Ka Nang Leung** (S'02–M'03–SM'08) received the B.Eng., M.Phil., and Ph.D. degrees in electrical and electronic engineering, from The Hong Kong University of Science and Technology. His Ph.D. research area is power-management integrated circuits in CMOS technology.

He joined the Department of Electronic Engineering, The Chinese University of Hong Kong, in September 2005, as an Assistant Professor. He was a Visiting Assistant Professor in the Department of Electrical and Electronic Engineering, The Hong

Kong University of Science and Technology. His current research interests include power-management integrated circuits for wireless telecommunication, bio-medical filter design and CMOS image sensor. In addition, he is a technical paper reviewer of IEEE journals and international conferences.

In 1996, Prof. Leung received a Best Teaching Assistant Award from the Department of Electrical and Electronic Engineering, Hong Kong University of Science and Technology. In 2007, he received the Department Exemplary Teaching Award, The Chinese University of Hong Kong. He was the recipient of the 2003 Young Scientist Awards of the Hong Kong Institution of Science.