## 13.5 A 17.5-to-20.94GHz and 35-to-41.88GHz PLL in 65nm CMOS for Wireless HD Applications

Olivier Richard<sup>1</sup>, Alexandre Siligaris<sup>2</sup>, Franck Badets<sup>3</sup>, Cedric Dehos<sup>2</sup>, Cedric Dufis<sup>1</sup>, Pierre Busson<sup>1</sup>, Pierre Vincent<sup>2</sup>, Didier Belot<sup>1</sup>, Pascal Urard<sup>1</sup>

<sup>1</sup>STMicroelectronics, Crolles, France <sup>2</sup>CEA-LETI-Minatec, Grenoble, France <sup>3</sup>STMicroelectronics, Grenoble, France

This work shows a complete PLL that is integrated in standard industrial 65nm CMOS technology. This frequency synthesizer is fully compliant with IEEE 802.15.3c normalization [1-4]. This PLL delivers a quadrature LO signal around 20GHz and a differential LO signal around 40GHz and has 17.9% tuning range. The wide tuning range of 17.9% permits to cover the full *IEEE 802.15.3c* band with industrial margin. The phase noise is -100dBc/Hz at 1MHz offset and the total power dissipation is only 80mW including the output buffers and amplifiers. Short-range wireless multi-Gb/sec communication systems use the mm-wave band of 57GHz to 66GHz, according to the IEEE 802.15.3c normalization. The frequency synthesis is one of the key elements for these transceivers. Indeed, one must take into account the antagonist tradeoff between large band tuning range of the frequency synthesizer and phase noise performance. In transceivers using super-heterodyne architecture with double conversion, the frequency synthesizer signal  $f_{LO}$  can be equal to  $2f_{RF}/3$  and  $f_{RF}/3$ . In this case, to cover the four channels of the IEEE 802.15.3c normalization, the frequency synthesizer has to deliver a first local oscillator (LO) signal between 19.44GHz and 21.6GHz and a second LO signal between 38.88GHz and 43.2GHz, respectively. This architecture offers a good trade off between the required large frequency tuning range (>15%) and low phase noise (<-95dBc/Hz).

The PLL architecture is depicted in Fig. 13.5.1. It is composed of a Push-Push Quadrature-Voltage-Controlled-Oscillator (QVCO) that delivers two 0°/90° LO signals around 20GHz and a harmonic signal around 40GHz. The QVCO is followed by a frequency divider chain with a division ratio varying from 640 to 1240. Next, the Phase/Frequency Detector (PFD) compares the VCO's divided signal to an external 36MHz reference signal which is divided by two. Finally, a Charge Pump (CP) followed by a 3<sup>rd</sup> order Loop Filter (LF) controls the QVCO's oscillation frequency.

Figure 13.5.2 shows the schematic of the QVCO. It is based on two cross coupled CMOS VCOs (MI\_1 ... MI\_4 and MQ\_1 ... MQ\_4). In order to generate the 0°/90° oscillation signals each basic VCO cell is coupled by two NMOS transistors (MI\_5, MI\_6 and MQ\_5, MQ\_6). The global QVCO oscillates around 20GHz. Each cell's resonator includes a single octagonal integrated inductance and a bank of varactors. The bank uses many varactors for oscillation frequency control. One of the varactors is connected to the loop filter (LF) voltage control (analog varactor) and the others are switched ON and OFF with the help of a 4 bits digital control (digital varactors). This technique helps to split the required oscillation band into sub-bands and to reduce the oscillator's gain for better PLL global stability. The oscillation sub-bands overlap between them thanks to a judicious choice of each of the varactors size. The required 40GHz signal is collected at the current source of the coupling transistors with the help of two shortended quarter wave transmission line stubs. The 20GHz outputs of the VCO are followed by specific tree buffering in order to drive the PLL and the 1000hm differential load impedance (Fig. 13.5.1). The 40GHz output is followed by a 40GHz cascode amplifier with differential 1000hm output matching. All RF signals use micro-strip transmission lines. The first division of the VCO's 20GHz signal is done with the help of a grounded source frequency (GSF) divider. This architecture has been chosen for its benefits on current mode logic (CML) dividers in terms of operational frequency range, when process and temperature impacts are taken into account [5]. The GSF divider schematic is showed at the top part of Fig. 13.5.3. Conventional CML dividers are adopted for the frequency division after the GSF divider in order to reduce the power consumption. The choice of the communication channel is done by a programmable divider implemented, using 2/3 cells based on modular architecture prescaler, that has a Division Factor Range (DFR) of 16 to 31. In order to obtain the wanted DFR we need four 2/3 cells, and therefore, four bits are necessary to address the desired channels. The programmable divider is depicted at the bottom part of Fig. 13.5.3. Finally, the PFD, the CP and the 3<sup>rd</sup> order Loop Filter are implemented in order to detect the phase/frequency error and control the VCO with the analog control voltage. Note that for measurement convenience one part of the loop filter (R1, R2 and C2) are not integrated into this prototype version (Fig. 13.5.1). This 3<sup>rd</sup> order Loop Filter has been chosen to allow a better rejection of spurious out of the range ( $\omega > \omega_c$ ).

The frequency synthesizer is fabricated in a 65nm CMOS process from STMicroelectronics. Figure 13.5.7 shows the die microphotograph which occupies 1.6x1.9mm<sup>2</sup> including pads. The dividers, the VCO and the buffers are supplied by 1.2V and the PFD-CP block is supplied by 1.8V using double-gate oxide. The total dissipated power of the PLL is 80mW including the 20GHz and the 40GHz buffers. In order to measure the characteristics of the frequency synthesizer, the chip has been mounted on a Rogers 4003 printed circuit board (PCB). All static and low frequency signals are wire bonded to the board for DC programming and digital control. The 20GHz and 40GHz signals are measured directly on chip using differential probes. Figure 13.5.4 shows the measured frequency of the 20GHz output signal of the VCO (opened loop) versus the control voltage. The measurement is performed by sweeping the analog control voltage from 0 to 1.8V, for each of the 16 digital channel selection combinations ("0000" to "1111"). The VCO provides continuously an oscillation frequency from 17.50GHz to 20.94GHz. According to Fig. 13.5.1 and Fig. 13.5.4 the PLL locks at frequencies that are given by:

$$f_{LOCK} = \frac{f_{REF}}{2} \cdot D_{DIV} \cdot D_{PROG} \tag{1}$$

Where  $f_{REF}$  is the 36MHz external reference,  $D_{DIV}$  is the fixed dividing ratio (=40) and  $D_{PROG}$  are the DFR values that give a locking frequency included into the oscillation range ( $D_{PROG}$ =25 to 29). Therefore, the PLL addresses 5 frequency channels from 18GHz to 20.88GHz with a step of 0.72GHz. The channels are depicted in Fig. 13.5.4 in square symbols. The last three channels correspond to the *IEEE 802.15.3c* normalization. Note that the PLL locks allover the oscillation frequency range of the QVCO if the reference frequency is swept.

Figure 13.5.5 shows the measured phase noise at the third channel (20.88GHz) of the standard. The phase noise is -100dBc/Hz at 1MHz offset and -126dBc/Hz at 10MHz offset. The inset of Fig. 13.5.5 shows the output spectrum at 20.88GHz. The spurious due to the reference frequency (36MHz) is lower than -50dBc. The table in Fig. 13.5.6 shows a comparison of this work with mmw-range frequency synthesizers in deep-submicron CMOS technologies. This PLL exhibits the best tradeoff in terms of frequency range to phase noise that can be found in literature.

## Acknowledgements:

V. Lagareste and B. Martineau from ST are acknowledged for their support on frequency synthesizer and millimeter-wave simulations respectively.

## References:

[1] S. Pellerano, R. Mukhopadhyay, A. Ravi, L. Laskar, Y. Palaskas, "A 39.1-to-41.6GHz  $\Delta\Sigma$  Fractional-N Frequency Synthesizer in 90nm CMOS", *ISSCC Dig. Tech. Papers*, pp.484-485, 3-7 Feb. 2008.

[2] K. Scheir, G. Vandersteen, Y. Rolain, P. Wambacq, "A 57-to-66GHz Quadrature PLL in 45nm Digital CMOS", *ISSCC Dig. Tech. Papers*, pp.494-495, 8-12 Feb. 2009.

[3] C. Lee, S. Liu, "A 58-to-60.4GHz Frequency Synthesizer in 90nm CMOS", *ISSCC Dig. Tech. Papers*, pp.196-197, 11-15 Feb. 2007.

[4] K. Tsai, S. Liu, "A 43.7mW 96GHz PLL in 65nm CMOS", *ISSCC Dig. Tech. Papers*, pp.276-277, 8-12 Feb. 2009.

[5] B. Razavi, K.–F. Lee, R.-H. Yan, "A 13.4GHz CMOS Frequency Divider", *ISSCC*, pp.176-177, 1994.



Figure 13.5.5: Measured phase noise of the frequency synthesizer at the 3rd channel (20.88GHz) of the IEEE 802.15.3c standard. Output spectrum at 20.88GHz.

Figure 13.5.6: Measured performance summary and comparison.

## **ISSCC 2010 PAPER CONTINUATIONS**

